发明名称 MIS-transistor-based nonvolatile memory with reliable data retention capability
摘要 A nonvolatile semiconductor memory device includes a nonvolatile memory cell including an odd number of MIS transistor pairs, each of which stores one-bit data by creating an irreversible change of transistor characteristics in one of the two paired MIS transistors, latches equal in number to the odd number of MIS transistor pairs to store the odd number of one-bit data recalled from the MIS transistor pairs, the recalling of the one-bit data of a given MIS transistor pair being performed by sensing a difference in the transistor characteristics between the two paired MIS transistors of the given MIS transistor pair, and a majority decision circuit configured to make a majority decision based on the odd number of one-bit data to determine a bit value of the nonvolatile memory cell.
申请公布号 US7511999(B1) 申请公布日期 2009.03.31
申请号 US20070935458 申请日期 2007.11.06
申请人 NSCORE INC. 发明人 KIKUCHI TAKASHI
分类号 G11C14/00 主分类号 G11C14/00
代理机构 代理人
主权项
地址
您可能感兴趣的专利