发明名称 SILICON CARBIDE DOPED OXIDE HARDMASK FOR SINGLE AND DUAL DAMASCENE INTEGRATION
摘要 <p>Interconnects of integrated circuits (ICs) (100) utilize low-k dielectrics, copper metal lines, dual damascene processing and amplified photoresist chemistry to build ICs with features smaller than 100 nm. Photolithographic processing of interconnects with these elements are subject to resist poisoning from nitrogen in etch stop and hard mask dielectric layers. Attempts to solve this problem cause lower IC circuit performance or higher fabrication process cost and complexity. This invention comprises a method of fabricating interconnects in an IC using layers of silicon carbide doped oxide (SiCO) in a via etch stop layer, in a trench etch stop layer, as a via etch hard mask and as a trench etch hard mask.</p>
申请公布号 WO2009039139(A1) 申请公布日期 2009.03.26
申请号 WO2008US76607 申请日期 2008.09.17
申请人 TEXAS INSTRUMENTS INCORPORATED;MATZ, LAURA, M.;JIANG, PING, N.;DOSTALIK, WILLIAM, WESLEY 发明人 MATZ, LAURA, M.;JIANG, PING, N.;DOSTALIK, WILLIAM, WESLEY
分类号 H01L21/768;H01L21/82 主分类号 H01L21/768
代理机构 代理人
主权项
地址