发明名称 CMOS Fabrication Process
摘要 Ultra high temperature (UHT) anneals above 1200 C for less than 100 milliseconds for PMOS transistors reduce end of range dislocations, but are incompatible with stress memorization technique (SMT) layers used to enhance NMOS on-state current. This invention reverses the conventional order of forming the NMOS first by forming PSD using carbon co-implants and UHT annealing them before implanting the NSD and depositing the SMT layer. End of range dislocation densities in the PSD space charge region below 100 cm-2 are achieved. Tensile stress in the PMOS from the SMT layer is significantly reduced. The PLDD may also be UHT annealed to reduce end of range dislocations close to the PMOS channel.
申请公布号 US2009079008(A1) 申请公布日期 2009.03.26
申请号 US20080209270 申请日期 2008.09.12
申请人 TEXAS INSTRUMENTS INCORPORATED 发明人 NANDAKUMAR MAHALINGAM;ZHAO SONG;JAIN AMITABH
分类号 H01L27/092;H01L21/8238 主分类号 H01L27/092
代理机构 代理人
主权项
地址