发明名称 Multifunction hexadecimal instruction form
摘要 A new zSeries floating-point unit has a fused multiply-add dataflow capable of supporting two architectures and fused MULTIPLY and ADD and Multiply and SUBTRACT in both RRF and RXF formats for the fused functions. Both binary and hexadecimal floating-point instructions are supported for a total of 6 formats. The floating-point unit is capable of performing a multiply-add instruction for hexadecimal or binary every cycle with a latency of 5 cycles. This supports two architectures with two internal formats with their own biases. This has eliminated format conversion cycles and has optimized the width of the dataflow. The unit is optimized for both hexadecimal and binary floating-point architecture supporting a multiply-add/subtract per cycle.
申请公布号 US7500084(B2) 申请公布日期 2009.03.03
申请号 US20060406465 申请日期 2006.04.18
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 SCHWARZ ERIC M.;SMITH, SR. RONALD M.
分类号 G06F9/30;G06F9/302;G06F9/44 主分类号 G06F9/30
代理机构 代理人
主权项
地址