发明名称 Semiconductor memory device and manufacturing method of the same
摘要 In this semiconductor memory device, a potential clamping region having no insulation layer formed therein is provided in an insulation layer. More specifically, the potential clamping region is formed under a body portion at a position near a first impurity region, and extends to a first semiconductor layer. A body fixing portion is formed in a boundary region between the body portion and the potential clamping region. This structure enables improvement in operation performance without increasing the layout area in the case where a DRAM cell is formed in a SOI (Silicon On Insulator) structure.
申请公布号 US7498207(B2) 申请公布日期 2009.03.03
申请号 US20070902996 申请日期 2007.09.27
申请人 发明人
分类号 H01L21/00;H01L21/84 主分类号 H01L21/00
代理机构 代理人
主权项
地址