发明名称 ULTRATHIN SOI CMOS DEVICES EMPLOYING DIFFERENTIAL STI LINERS
摘要 An oxynitride pad layer and a masking layer are formed on an ultrathin semiconductor-on-insulator substrate containing a top semiconductor layer comprising silicon. A first portion of a shallow trench is patterned in a top semiconductor layer by lithographic masking of an NFET region and an etch, in which exposed portions of the buried insulator layer is recessed and the top semiconductor layer is undercut. A thick thermal silicon oxide liner is formed on the exposed sidewalls and bottom peripheral surfaces of a PFET active area to apply a high laterally compressive stress. A second portion of the shallow trench is formed by lithographic masking of a PFET region including the PFET active area. A thin thermal silicon oxide or no thermal silicon oxide is formed on exposed sidewalls of the NFET active area, which is subjected to a low lateral compressive stress or no lateral compressive stress.
申请公布号 US2009045462(A1) 申请公布日期 2009.02.19
申请号 US20070839272 申请日期 2007.08.15
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 REN ZHIBIN;SHAHIDI GHAVAM;SINGH DINKAR V.;SLEIGHT JEFFREY W.;WANG XINHUI
分类号 H01L21/8238;H01L27/12 主分类号 H01L21/8238
代理机构 代理人
主权项
地址