发明名称 Fully synchronous DLL with architected update window
摘要 The invention provides for a method for architecting a delay locked loop clock signal comprising: providing at least one clock signal to a clock signal splitter; alternately outputting the at least one clock signal from the clock signal splitter on at least two matched delay lines; alternately propagating the clock signal down each of the at least two matched delay lines; specifying a delay period for each of the matched delay lines with a control signal; updating said the two matched delay lines with the control signal when a fixed update window is always present on the matched delay lines; and distributing the clock signal to synchronously update the at least two matched delay lines, wherein no transitions are present in the fixed update window on the matched delay lines. Collect clock pulse outputs from the delay lines and reconstruct a delayed version of the input clock.
申请公布号 US7492199(B2) 申请公布日期 2009.02.17
申请号 US20060460638 申请日期 2006.07.28
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 BARWIN JOHN E.;PILO HAROLD
分类号 H03L7/06 主分类号 H03L7/06
代理机构 代理人
主权项
地址