发明名称 VERFAHREN UND VORRICHTUNG ZUR PROGRAMMVERKLEINERUNG IN EINEM PROZESSOR MIT OFFENER PIPELINE
摘要 <p>A method for reducing total code size in a processor having an exposed pipeline may include the steps of determining a latency between a load instruction, and a using instruction and inserting a NOP field into the defining or using instruction. When inserted into the load instruction, the NOP field defines the latency following the load instruction. When inserted into the using instruction, the NOP field defines the latency preceding the using instruction. In addition, a method for reducing total code size during branching may include the steps of determining a latency following a branch instruction for initiating a branch from a first point to a second point in an instruction stream, and inserting a NOP field into the branch instruction. Further, a method according to this invention may include the steps of locating delayed effect instructions followed by NOPs, such as load or branch instructions, within a code; deleting the NOPs from the code; and inserting a NOP field into the delayed effect instructions. Apparatus according to this invention may include a processor having a delayed effect instruction, wherein the delayed effect instruction includes a NOP field that specifies a number (N) of delay slots to be filled with pseudo NOP instructions. <IMAGE></p>
申请公布号 AT422257(T) 申请公布日期 2009.02.15
申请号 AT20000311195T 申请日期 2000.12.14
申请人 TEXAS INSTRUMENTS INCORPORATED 发明人 STOTZER, ERIC J.;GRANSTON, ELANA D.;WARD, ALAN S.
分类号 G06F9/38;G06F9/318 主分类号 G06F9/38
代理机构 代理人
主权项
地址