发明名称 Programmable Control Block For Dual Port SRAM Application
摘要 A dual-port static random access memory (SRAM) includes a multitude of programmable delay elements disposed along the paths of a number signals used to carry out read, write or read-then-write operations. At least one of the programmable delay elements controls the timing margin between a pair of clock signals that trigger a read/write enable signal. A second programmable delay element coarsely adjusts the delay of a first signal associated with a dummy bitline. A third programmable delay element finely adjusts the delay of a second signal associated with the dummy bitline. A fourth programmable delay element controls the delay of a signal used to reset the read/write enable signal. During a read operation, the voltage level of the second signal is used as an indicator to activate the sense amplifiers. During a write operation, the voltage level of the second signal is used to control the write cycle.
申请公布号 US2009040846(A1) 申请公布日期 2009.02.12
申请号 US20070836639 申请日期 2007.08.09
申请人 ALTERA CORPORATION 发明人 CHANG CATHERINE CHINGI
分类号 G11C7/00 主分类号 G11C7/00
代理机构 代理人
主权项
地址