发明名称 Cache-aware scheduling for a chip multithreading processor
摘要 A chip multithreading processor schedules and assigns threads to its processing cores dependent on estimated miss rates in a shared cache memory of the threads. A cache miss rate of a thread is estimated by measuring cache miss rates of one or more groups of executing threads, where at least one of the groups includes the thread of interest. Using a determined estimated cache miss rate of the thread, the thread is scheduled with other threads to achieve a relatively low cache miss rate in the shared cache memory.
申请公布号 US7487317(B1) 申请公布日期 2009.02.03
申请号 US20050265956 申请日期 2005.11.03
申请人 SUN MICROSYSTEMS, INC. 发明人 FEDOROVA ALEXANDRA;SMALL CHRISTOPHER A.
分类号 G06F12/08;G06F9/46 主分类号 G06F12/08
代理机构 代理人
主权项
地址