发明名称 DIRECT CONVERSION RECEIVER ARCHITECTURE
摘要 <p><P>PROBLEM TO BE SOLVED: To provide a direct downconversion receiver architecture capable of providing the required signal gain and DC offset correction. <P>SOLUTION: A direct downconversion receiver architecture has a DC loop to remove DC offset from the signal components, a digital variable gain amplifier (DVGA) to provide a range of gains, an automatic gain control (AGC) loop to provide gain control for the DVGA and RF/analog circuitry, and a serial bus interface (SBI) unit to provide controls for the RF/analog circuitry via a serial bus. The operating mode of the VGA loop may be selected based on the operating mode of the DC loop, since these two loops interact with one another. The duration of time the DC loop is operated in an acquisition mode may be selected to be inversely proportional to the DC loop bandwidth in the acquisition mode. The controls for some or all of the RF/analog circuitry may be provided via the serial bus. <P>COPYRIGHT: (C)2009,JPO&INPIT</p>
申请公布号 JP2009010959(A) 申请公布日期 2009.01.15
申请号 JP20080177384 申请日期 2008.07.07
申请人 QUALCOMM INC 发明人 LI TAO;HOLENSTEIN CHRISTIAN;KANG INJUP;WALKER BRETT C;PETERZELL PAUL E;CHALLA RAGHU;SEVERSON MATTHEW L;RAGHUPATHY ARUN;SIH GILBERT C
分类号 H03G1/00;H04B1/16;H03G3/20;H03G3/30;H04B1/30;H04L27/22;H04L27/38 主分类号 H03G1/00
代理机构 代理人
主权项
地址