发明名称 Variable phase bit sampling with minimized synchronization loss
摘要 Variable phase bit sampling implementations are disclosed which minimize requirements for downstream digital processing resynchronization in systems that incorporate adjustable bit phase sampling that utilize variable delay elements which can interrupt the clocking stream signal. A sampling device includes a sampling circuit operative to provide an output signal in response to a data signal, where the sampling circuit includes a data input and a clock input. A variable delay circuit provides an adjustable trigger signal to the clock input in response to a first delay control signal. A fixed delay circuit delays the output signal by a predetermined amount of time in response to at least one delay control signal. By implementing the sampling device, a system clock signal may be connected directly to a downstream digital processing circuit, thereby allowing any potentially corrupted clock stream from the variable delay element to be connected only to the data sampling device and to utilize a fixed delay section that can be programmatically inserted between the output of the sampling device and the input to the downstream digital processing device.
申请公布号 US7477078(B2) 申请公布日期 2009.01.13
申请号 US20050089557 申请日期 2005.01.19
申请人 SYNTHESYS RESEARCH, INC 发明人 POSKATCHEEV ANDREI;THANDAPANI SENTHIL;FINCHER CLINT
分类号 G11C27/02;H04L7/02;G01R25/00;G01R31/30;G01R31/317;H03L7/00;H04L1/00;H04L1/24;H04L7/00;H04L7/033 主分类号 G11C27/02
代理机构 代理人
主权项
地址