发明名称 Image capturing apparatus that performs dynamic frequency control of buffer memory during moving image capture
摘要 A digital camera is provided with a data amount detector and a clock control circuit. The data amount detector detects the amount of image data stored in an SDRAM in capturing a moving image. The clock control circuit controls a transfer speed of the image data from the SDRAM to a memory card by changing a frequency of a system clock based on the detecting result from the data amount detector. When the data amount is less than a first threshold value set near a lower limit of a memory capacity of the SDRAM, the clock control circuit reduces the data transfer speed by lowering the frequency of the system clock; meanwhile, the data amount is more than a second threshold value set near an upper limit of the memory capacity of the SDRAM, the clock control circuit accelerates the transfer speed by raising the frequency of the system clock.
申请公布号 US7475266(B2) 申请公布日期 2009.01.06
申请号 US20050280389 申请日期 2005.11.17
申请人 FUJIFILM CORPORATION 发明人 OGAWA HIDEAKI
分类号 G06F1/26 主分类号 G06F1/26
代理机构 代理人
主权项
地址