发明名称 Analog correction of a phase-mismatch in high-sample rate time-interleaved analog-to-digital converters
摘要 A method of phase mismatch correction in high-sample rate time-interleaved analog-to-digital converters (ADC) is provided. An ADC parallel array has an output signal that is processed by a phase-mismatch detector. The detector drives a clock generator control circuit for the ADC array. The clock generator includes a common mode logic (CML) buffer, a CMOS, a non-overlapping generator, a DAC and a decimating low-pass filter. The CML receives a reference clock signal providing source line control (SLC) to the CMOS, the CMOS provides SLC to the DAC that is controlled by the filter which receives a digital control signal from the phase mismatch detector. The DAC provides a corrected timing input to the CMOS that provides the corrected timing signal to the non-overlap generator, where a delay in the clock path is modified and the signal path is unaltered.
申请公布号 US2009002210(A1) 申请公布日期 2009.01.01
申请号 US20080009324 申请日期 2008.01.16
申请人 发明人 DYER KENNETH C.
分类号 H03M1/10;H03M1/12 主分类号 H03M1/10
代理机构 代理人
主权项
地址