发明名称 OPTIMIZATION OF CRITICAL DIMENSIONS AND PITCH OF PATTERNED FEATURES IN AND ABOVE A SUBSTRATE
摘要 A die is formed with different and optimized critical dimensions in different device levels and areas of those device levels using photolithography and etch techniques. One aspect of the invention provides for a memory array formed above a substrate, with driver circuitry formed in the substrate. A level of the memory array consists of, for example, parallel rails and a fan-out region. It is desirable to maximize density of the rails and minimize cost of lithography for the entire memory array. This can be achieved by forming the rails at a tighter pitch than the CMOS circuitry beneath it, allowing cheaper lithography tools to be used when forming the CMOS, and similarly by optimizing lithography and etch techniques for a device level to produce a tight pitch in the rails, and a more relaxed pitch in the less-critical fan-out region.
申请公布号 US2008310231(A1) 申请公布日期 2008.12.18
申请号 US20080136766 申请日期 2008.06.10
申请人 CLEEVES JAMES M;SCHEUERLEIN ROY E 发明人 CLEEVES JAMES M.;SCHEUERLEIN ROY E.
分类号 G11C11/34;H01L23/528;H01L27/092;H01L27/105 主分类号 G11C11/34
代理机构 代理人
主权项
地址