发明名称 Computer-aided design (CAD) multiple-capture DFT system for detecting or locating crossing clock-domain faults
摘要 A method and apparatus for providing ordered capture clocks to detect or locate faults within N clock domains and faults crossing any two clock domains in an integrated circuit or circuit assembly in self-test or scan-test mode, where N>1 and each domain has a plurality of scan cells. The method and apparatus allows generating and loading N pseudorandom or predetermined stimuli to all the scan cells within the N clock domains in the integrated circuit or circuit assembly during the shift operation, applying an ordered sequence of capture clocks to all the scan cells within the N clock domains during the capture operation, compacting or comparing N output responses of all the scan cells for analysis during the compact/compare operation, and repeating the above process until a predetermined limiting criteria is reached. A computer-aided design (CAD) system is further developed to realize the method and synthesize the apparatus.
申请公布号 US7434126(B2) 申请公布日期 2008.10.07
申请号 US20070806098 申请日期 2007.05.30
申请人 SYNTEST TECHNOLOGIES, INC. 发明人 WANG LAUNG-TERNG;HSU PO-CHING;WEN XIAOQING
分类号 G01R31/28;G06F17/50 主分类号 G01R31/28
代理机构 代理人
主权项
地址