发明名称 Method of fabricating semiconductor device having reduced contact resistance
摘要 Provided is a method for fabricating a semiconductor device having reduced contact resistance. In the method, gate patterns defining a narrow opening and a wide opening are formed having an upper portion of a predetermined region of a semiconductor substrate. After gate spacers are formed on sidewalls of the gate patterns, an ion implantation process that uses the gate patterns and the gate spacers as an ion mask is performed to form a plug doped region in a portion of the semiconductor substrate that is located below the wide opening. At this point, the gate spacers are formed to expose a portion of a bottom surface of the wide opening and to fill a lower portion of the narrow opening.
申请公布号 US7432199(B2) 申请公布日期 2008.10.07
申请号 US20060645862 申请日期 2006.12.27
申请人 SAMSUNG ELECTRONICS CO., LTD. 发明人 LEE SUNG-TAE;KIM SUN-YOUNG;SONG YOUNG-SOO
分类号 H01L21/4763;H01L21/44 主分类号 H01L21/4763
代理机构 代理人
主权项
地址