发明名称 POWER SUPPLY CIRCUIT, AND DISPLAY DEVICE
摘要 <P>PROBLEM TO BE SOLVED: To decrease an occupied area of a power generating circuit, and to reduce the number of external connecting terminals. <P>SOLUTION: A clock generating circuit 1 is a buffer circuit consisting of a plurality of inverters, which is a circuit generating a clock CPCLK3 with an amplitude of VDD, and an inverted clock XCPCLK3 with the clock CPCLK3 inverted, based on an input clock CLK, and is used in common for the positive voltage power generating circuit 2 and the negative voltage power generating circuit 3. In the positive voltage power generating circuit 2, a flying capacitor C1 is connected between the external connecting terminals P1, P2, and the clock CPCLK3 is applied to one terminal of the flying capacitor C1 through the external connecting terminal P2. In the negative voltage power generating circuit 3, a flying capacitor C12 is connected between the external connecting terminals P2, P11, and the clock CPCLK3 is applied to one terminal of the flying capacitor C12 through the external connecting terminal P2. <P>COPYRIGHT: (C)2008,JPO&INPIT
申请公布号 JP2008199866(A) 申请公布日期 2008.08.28
申请号 JP20070035739 申请日期 2007.02.16
申请人 EPSON IMAGING DEVICES CORP 发明人 HORIBATA HIROYUKI
分类号 H02M3/07;H01L21/822;H01L27/04;H03K17/06;H03K17/687 主分类号 H02M3/07
代理机构 代理人
主权项
地址