发明名称 Output Architecture for LCD Panel Column Driver
摘要 In one embodiment consistent with the present invention, a digital to analog converter (DAC) circuit operates over an upper range and a lower range. An upper voltage node is designated AVDD; a middle voltage node is designated HVDD; and a lower voltage node designated ground. An upper DAC stage has at least one NMOS transistors that produces an output to an upper range output node when the output is in the upper range. A lower DAC stage has at least one PMOS transistors that produces an output to a lower range output node when the output is in the lower range. A body bias control circuit couples the body of the upper NMOS transistor to a voltage source equal to HVDD-Vbe and connects the body of the lower PMOS transistor to voltage source equal to HVDD+Vbe. This abstract is not to be considered limiting, since other embodiments may deviate from the features described in this abstract.
申请公布号 US2008204292(A1) 申请公布日期 2008.08.28
申请号 US20080021426 申请日期 2008.01.29
申请人 STMICROELECTRONICS ASIA PACIFIC PTE, LTD. 发明人 GUEDON YANNICK;DARMAWAN YOSEPH ADHI
分类号 H03M1/66 主分类号 H03M1/66
代理机构 代理人
主权项
地址