发明名称 Clock multipliers using filter bias of a phase-locked loop and methods of multiplying a clock
摘要 A clock multiplier includes a phase-locked loop (PLL), a bias generator, a counter, a selection circuit, a flip-flop, a phase comparator, a delay controller and a variable delay circuit. The variable delay circuit, which is biased by a delay cell bias signal, delays a reference signal by a first delay time and by a second time that is longer than the first delay time, and generates a first feedback signal corresponding to the first delay time, and a second feedback signal corresponding to the second delay time. Therefore, a clock multiplier may reduce the size of a delay cell and may be designed to be insensitive to changes in environmental conditions, such as a process, a voltage, a temperature, and so on.
申请公布号 US7388412(B2) 申请公布日期 2008.06.17
申请号 US20060503803 申请日期 2006.08.14
申请人 SAMSUNG ELECTRONICS CO., LTD. 发明人 JUNG SEOK-MIN
分类号 H03B19/00;H03H11/26;H03L7/06 主分类号 H03B19/00
代理机构 代理人
主权项
地址