发明名称 Digital signal processor architecture with optimized memory access for code discontinuity
摘要 A method and architecture accesses a unified memory in a micro-processing system having a two-phase clock. The unified memory is accessed during a first instruction cycle. When a program code discontinuity is encountered, the unified memory is accessed a first time during an instruction cycle with a dummy access. The unified memory is accessed a second time during the instruction cycle when a program code discontinuity is encountered with either a data access, as in the case of a last instruction of a loop, or an instruction access, as in the case of a jump instruction.
申请公布号 US7389405(B2) 申请公布日期 2008.06.17
申请号 US20030715629 申请日期 2003.11.17
申请人 MEDIATEK, INC. 发明人 BOUTAUD FREDERIC
分类号 G06F9/38;G06F9/30;G06F9/312;G06F9/318;G06F9/32 主分类号 G06F9/38
代理机构 代理人
主权项
地址
您可能感兴趣的专利