发明名称 Efficient statistical timing analysis of circuits
摘要 Statistical timing analysis methods for circuits are described which compensate for circuit elements having correlated timing delays with a high degree of computational efficiency. An extended canonical timing model is used to represent each delay element along a circuit path, wherein the model bears information regarding any correlations that each element has to any other elements in the circuit (and/or to any external global factors, e.g., global temperature variations over the circuit, etc.). The model can be represented in a vectorized format which allows enhancement of computational efficiency, wherein the coefficients of the vectors allow an objective measure of element correlation (and wherein the vectors can be "pruned" by dropping insignificant coefficients to further enhance computational efficiency). A decomposition procedure can be used to decompose correlated elements into uncorrelated elements to allow delays to me more easily propagated through the timing diagram representing the circuit. Finally, a bounded approximation for the output of the MAX operator is described which provides a safely conservative approximation regardless of the linearity of the MAX output.
申请公布号 US2007113211(A1) 申请公布日期 2007.05.17
申请号 US20050282003 申请日期 2005.11.17
申请人 ZHANG LIZHENG;HU YUHEN;CHEN CHUN-PING 发明人 ZHANG LIZHENG;HU YUHEN;CHEN CHUN-PING
分类号 G06F17/50 主分类号 G06F17/50
代理机构 代理人
主权项
地址