发明名称 Layout design method and layout design tool
摘要 Design time (TAT) is reduced in a layout design of a semiconductor integrated circuit having a well supplied with a potential different from a substrate potential. A layout design method of the present invention includes preparing a first cell pattern placed on a semiconductor substrate of a first conductive type, preparing a second cell pattern having a deep well of a second conductive type, placing the first cell pattern in a first circuit region, and placing the second cell pattern in a second region different from the first circuit region. This reduces TAT in chip design.
申请公布号 US2007111426(A1) 申请公布日期 2007.05.17
申请号 US20060591550 申请日期 2006.11.02
申请人 NEC ELECTRONICS CORPORATION 发明人 YODA KENICHI
分类号 H01L21/8238 主分类号 H01L21/8238
代理机构 代理人
主权项
地址