发明名称 Multi-state memory cell with asymmetric charge trapping
摘要 A multi-state NAND memory cell is comprised of two drain/source areas in a substrate. An oxide-nitride-oxide structure is formed above the substrate between the drain/source areas. The nitride layer acting as an asymmetric charge trapping layer. A control gate is located above the oxide-nitride-oxide structure. An asymmetrical bias on the drain/source areas causes the drain/source area with the higher voltage to inject an asymmetric distribution hole by gate induced drain leakage injection into the trapping layer substantially adjacent that drain/source area.
申请公布号 US7072217(B2) 申请公布日期 2006.07.04
申请号 US20040785785 申请日期 2004.02.24
申请人 MICRON TECHNOLOGY, INC. 发明人 PRALL KIRK
分类号 G11C16/04;H01L29/788;H01L29/792 主分类号 G11C16/04
代理机构 代理人
主权项
地址
您可能感兴趣的专利