发明名称 Impedance-matched write circuit with shunted matching resistor
摘要 An impedance matched write circuit is provided that shunts one or more matching resistors. The impedance matched write circuit includes an interconnect for connecting to a write head and at least one resistor between a control voltage and the interconnect for impedance matching to the interconnect. A transistor can be connected across the resistor to shunt current that would otherwise pass through the resistor during an overshoot mode. The transistor may be a PMOS transistor or a combination of PMOS and NMOS transistors. A gate voltage of the transistor is controlled by a source such that the transistor is turned on in an overshoot mode and turned off during a steady state mode.
申请公布号 US7466508(B2) 申请公布日期 2008.12.16
申请号 US20040776701 申请日期 2004.02.11
申请人 AGERE SYSTEMS INC. 发明人 FANG HAO;RABE CAMERON C.
分类号 G11B5/02;G11B5/00;G11B5/012;G11B5/09 主分类号 G11B5/02
代理机构 代理人
主权项
地址