发明名称 Programmable logic device with pipelined DSP slices
摘要 Described is a programmable logic device (PLD) with columns of DSP slices that can be combined to create DSP circuits of varying size and complexity. DSP slices in accordance with some embodiments includes programmable operand input registers that can be configured to introduce different amounts of delay, from zero to two clock cycles, for example, to support pipelining. In one such embodiment, each DSP slice includes a partial-product generator having a multiplier port, a multiplicand port, and a product port. The multiplier and multiplicand ports connect to the operand input port via respective first and second operand input registers, each of which is capable of introducing from zero to two clock cycles of delay. In another embodiment, the output of at least one operand input register can connect to the input of an operand input register of a downstream DSP slice so that operands can be transferred among one or more slices.
申请公布号 US7467175(B2) 申请公布日期 2008.12.16
申请号 US20040019782 申请日期 2004.12.21
申请人 XILINX, INC. 发明人 SIMKINS JAMES M.;YOUNG STEVEN P.;WONG JENNIFER;NEW BERNARD J.;CHING ALVIN Y.
分类号 G06F7/38;G06F15/00;H03K19/177 主分类号 G06F7/38
代理机构 代理人
主权项
地址