发明名称 Signaling with Superimposed Clock and Data Signals
摘要 A data receiver circuit includes an interface to receive an input signal that includes a data signal and a clock signal superimposed on the data signal. The data signal has an associated symbol rate and an associated symbol period equal to the reciprocal of the associated symbol rate. The clock signal has a frequency N times the associated symbol rate, where N is an integer. A phase-locked loop (PLL) coupled to the interface extracts the clock signal from the input signal to provide an extracted clock signal. A phase interpolator adjusts the phase of the extracted clock signal to provide a phase-adjusted extracted clock signal. A sampling circuit samples the data signal at a sampling point. The sampling circuit is synchronized to the phase-adjusted extracted clock signal.
申请公布号 US2008297213(A1) 申请公布日期 2008.12.04
申请号 US20080128584 申请日期 2008.05.28
申请人 ABBASFAR ALIAZAM;AMIRKHANY AMIR;GARLEPP BRUNO W 发明人 ABBASFAR ALIAZAM;AMIRKHANY AMIR;GARLEPP BRUNO W.
分类号 H03L7/06 主分类号 H03L7/06
代理机构 代理人
主权项
地址