发明名称 Pipelined parallel programming operation in a non-volatile memory system
摘要 The present invention allows for an increase in programming parallelism in a non-volatile memory system without incurring additional data transfer latency. Data is transferred from a controller to a first memory chip and a programming operation is caused to begin. While that first memory chip is busy performing that program operation, data is transferred from the controller to a second memory chip and a programming operation is caused to begin in that chip. Data transfer can begin to the first memory chip again once it has completed its programming operation even though the second chip is still busy performing its program operation. In this manner high parallelism of programming operation is achieved without incurring the latency cost of performing the additional data transfers. Two sets of embodiments are presented, one that preserves the host data in a buffer until successful programming of that data is confirmed and one that does not require that success be achieved and that does not preserve the data thus achieving a higher rate of data programming throughput.
申请公布号 US7461199(B2) 申请公布日期 2008.12.02
申请号 US20060611706 申请日期 2006.12.15
申请人 发明人
分类号 G06F5/06;G11C7/10;G11C16/06 主分类号 G06F5/06
代理机构 代理人
主权项
地址