发明名称 Nonvolatile semiconductor memory device and manufacturing method of the same
摘要 The invention realizes a smaller-sized OTP memory cell and large reduction of its manufacturing process and cost. An embedded layer (BN+) to be a lower electrode of a capacitor is formed in a drain region of a cell transistor of an OTP memory, a capacitor insulation film having a small thickness where dielectric breakdown can occur by a predetermined voltage applied from a data line is formed on this embedded layer, and a conductive layer to be an upper electrode of a capacitor is formed on the capacitor insulation film and on a field oxide film. The embedded layer (BN+) partially overlaps a high concentration drain region (N+).
申请公布号 US7459747(B2) 申请公布日期 2008.12.02
申请号 US20060363507 申请日期 2006.02.28
申请人 SANYO ELECTRIC CO., LTD. 发明人 OBUCHI MASAHIRO
分类号 H01L27/108;H01L29/94 主分类号 H01L27/108
代理机构 代理人
主权项
地址