发明名称 Fractional-N phase locked loop
摘要 An apparatus and method is disclosed to substantially reduce phase noise introduced in fractional-N phase-locked loop (PLL) through feedback modulation. A fractional frequency divider is introduced in the feedback path of the PLL to generate a true fractional division factor with finite fractional steps to increase the resolution of the PLL by a factor equal to the inverse of the finite step size in the fractional frequency divider. Increasing the resolution of the PLL reduces phase noise. The fractional frequency divider uses the true fractional division factor to divide the frequency of a single output of a multi-phased voltage controlled oscillator (VCO) by the fractional division factor to match the frequency of the divided feedback signal to frequency a reference signal. The fractional frequency divider incrementally selects among all the outputs of the multi-phased VCO according to either a forward phase shifting operation or a backward phase shifting operation to generate a true fractional division factor.
申请公布号 US2008290954(A1) 申请公布日期 2008.11.27
申请号 US20070802879 申请日期 2007.05.25
申请人 BROADCOM CORPORATION 发明人 CHAMBERS MARK;RAMACHANDRAN NATARAJAN;KHANOYAN KARAPET;ZHU TONG
分类号 H03L7/08 主分类号 H03L7/08
代理机构 代理人
主权项
地址