发明名称 METHOD FOR WRAPPED-GATE MOSFET
摘要 A wrapped-gate transistor includes a substrate having an upper surface and first and second side surfaces opposing to each other. Source and drain regions are formed in the substrate with a channel region therebetween. The channel region extends from the first side surface to the second side surfaces of the substrate. A gate dielectric layer is formed on the substrate. A gate electrode is formed on the gate dielectric layer to cover the channel region from the upper surface and the first and second side surfaces with the gate dielectric therebetween. The substrate is a silicon island formed on an insulation layer of an SOI (silicon-on-insulator) substrate or on a conventional non-SOI substrate, and has four side surfaces including the first and second side surfaces. The source and drain regions are formed on the portions of the substrate adjoining the third and fourth side surfaces which are perpendicular to the first and second side surfaces. The wrapped-gate structure provides a better and quicker potential control within the channel area, which yields steep sub-threshold slope and low sensitivity to the "body-to-source" voltage.
申请公布号 EP1436843(A4) 申请公布日期 2008.11.26
申请号 EP20020780350 申请日期 2002.09.17
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 PARK, BYEONGJU;FURUKAWA, TOSHIHARU;MANDELMAN, JACK
分类号 H01L29/41;H01L29/76;H01L21/336;H01L29/417;H01L29/423;H01L29/78;H01L29/786 主分类号 H01L29/41
代理机构 代理人
主权项
地址