发明名称 Frequency-doubling delay locked loop
摘要 A frequency multiplier circuit comprising a delay line receiving at one end thereof a reference clock for generating clock tap outputs from respective ones of a plurality of period matched delay elements; a clock combining circuit responsive to pairs of tap outputs for generating a rising and falling edge of an output clock pulse from respective ones of the pairs whereby the output clock period is less than the input clock period.
申请公布号 US7456666(B2) 申请公布日期 2008.11.25
申请号 US20060495212 申请日期 2006.07.28
申请人 MOSAID TECHNOLOGIES, INC. 发明人 DEMONE PAUL W.
分类号 H03L7/06 主分类号 H03L7/06
代理机构 代理人
主权项
地址
您可能感兴趣的专利