发明名称 USE OF MULTIPLE VOLTAGE CONTROLLED DELAY LINES FOR PRECISE ALIGNMENT AND DUTY CYCLE CONTROL OF THE DATA OUTPUT OF A DDR MEMORY DEVICE
摘要 A DLL circuit uses a rising edge DLL to align the rising edge of the output data to the system clock and a falling edge DLL to align the falling edge of the output data. The DLL circuit does not use the falling edge of the input clock to provide a reference for the falling edge DLL. The DLL circuit uses the rising edge of a first reference clock (a buffered version of the input clock) to align the rising edge of the output data. An additional DLL is used to generate a precise second reference clock that is delayed by exactly one-half period of the first reference clock to align the falling edge of the output data. Any variation in the duty cycle of the input clock or the input clock buffer does not effect the duty cycle of the output data.
申请公布号 US2008278211(A1) 申请公布日期 2008.11.13
申请号 US20070745911 申请日期 2007.05.08
申请人 PROMOS TECHNOLOGIES PTE.LTD. 发明人 HEIGHTLEY JOHN D.
分类号 G06F1/04 主分类号 G06F1/04
代理机构 代理人
主权项
地址