发明名称 Methods of implementing and modeling interconnect lines at optional boundaries in multi-product programmable IC dies
摘要 A method of modeling two IC dies using the same software model, although the two dies include physical differences. A first programmable logic device (PLD) die includes first and second portions, and is encoded to render the first portion operational and the second portion non-operational. At a boundary between the two portions, interconnect lines traversing the boundary include a first section in the first portion and a second section in the second portion. The second PLD die includes the first portion of the first PLD die, while omitting the second portion. The interconnect lines extending to the edge of the second die are coupled together in pairs. A software model for both die includes a termination model that omits the pair coupling, adds an RC load compensating for the omitted connection, and (for bidirectional interconnect lines) flags one interconnect line in each pair as being invalid for use by routing software.
申请公布号 US7451421(B1) 申请公布日期 2008.11.11
申请号 US20060333865 申请日期 2006.01.17
申请人 XILINX, INC. 发明人 BAUER TREVOR J.;LINDHOLM JEFFREY V.;GOETTING F. ERICH;TALLEY BRUCE E.;TANIKELLA RAMAKRISHNA K.;YOUNG STEVEN P.
分类号 G06F9/455;G06F17/50;H03K19/173;H03K19/177 主分类号 G06F9/455
代理机构 代理人
主权项
地址