发明名称 Design stage mitigation of interconnect variability
摘要 The present invention provides a method, system and program product for mitigating effects of interconnect variability during a design stage of a chip. Under the technique of the present invention, a global and detailed routing of interconnects of the chip are determined. Thereafter, a dummy fill estimation and a grid based metal density estimation are performed. Then, based on a CMP model, a variable map of metal thicknesses is obtained. Based on the variable map, wiring nets of the chip that are sensitive to metal variability (e.g., that fail to meet timing closure due to metal thickness loss/gain in the CMP process) are identified. These wiring nets are then re-routed for optimization of the chip.
申请公布号 US7448014(B2) 申请公布日期 2008.11.04
申请号 US20060370538 申请日期 2006.03.08
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 LAVIN MARK A.;PURI RUCHIR;TREVILLYAN LOUISE H.;XIANG HUA
分类号 G06F17/50 主分类号 G06F17/50
代理机构 代理人
主权项
地址