发明名称 Laminated ceramic capacitor
摘要 A laminated ceramic capacitor has a high breakdown voltage and excellent withstand-voltage performance, and prevents cracks generated during firing even when the number of lamination layers constituted by ceramic layers and inner electrode layers is increased. The laminated ceramic capacitor includes capacitance forming layers in which ceramic dielectric layers and capacitance-forming inner electrode layers are laminated, and a stress relieving layer. The stress relieving layer is disposed between the capacitance forming layers. In the stress relieving layer, ceramic dielectric layers, dummy inner electrode layers (split electrodes) that do not contribute to the formation of electrostatic capacitance, and capacitance-formation-preventing inner electrode layers that prevent capacitance from being formed between the capacitance-forming inner electrode layers and the dummy inner electrode layers are laminated. The thickness of the stress relieving layer is in the range of about 100 mum to about 300 mum inclusive. The plane area of the dummy inner electrode layers is about 60% or more of that of the capacitance-forming inner electrode layers. The dummy inner electrode layers are undivided or are divided into two or three parts in a single layer. With this structure, stress caused by electrostriction is relieved.
申请公布号 US7436650(B2) 申请公布日期 2008.10.14
申请号 US20070948698 申请日期 2007.11.30
申请人 MURATA MANUFACTURING CO., LTD. 发明人 OGUNI TOSHIMI;MATSUMOTO HIROYUKI
分类号 H01G4/06 主分类号 H01G4/06
代理机构 代理人
主权项
地址