摘要 |
A dynamic random access memory (DRAM) including memory cells distributed in rows and in columns, each memory cell comprising a MOS transistor with a floating body, the memory comprising circuitry for writing a datum into a determined (i.e. selected) memory cell belonging to a determined (i.e. selected) row and to a determined (i.e. selected) column, wherein the write circuitry comprises circuitry capable of bringing the drains of the memory cells of the determined column to a voltage V<SUB>1</SUB>; circuitry capable of bringing the sources of the memory cells of the determined row to a voltage V<SUB>2</SUB>; and circuitry capable of bringing the drains of the memory cells of the columns other than the determined column and the sources of the memory cells of the rows other than the determined row to a voltage V<SUB>3</SUB>, voltages V<SUB>1</SUB>, V<SUB>2</SUB>, and V<SUB>3 </SUB>being such that |V<SUB>1</SUB>-V<SUB>2</SUB>|>|V<SUB>3</SUB>-V<SUB>2</SUB>| and (V<SUB>1</SUB>-V<SUB>2</SUB>)x(V<SUB>3</SUB>-V<SUB>2</SUB>)>0.
|