发明名称 Vertical Thin-Film Transistor with Enhanced Gate Oxide
摘要 A method is provided for forming a low-temperature vertical gate insulator in a vertical thin-film transistor (V-TFT) fabrication process. The method comprises: forming a gate, having vertical sidewalls and a top surface, overlying a substrate insulation layer; depositing a silicon oxide thin-film gate insulator overlying the gate; plasma oxidizing the gate insulator at a temperature of less than 400° C., using a high-density plasma source; forming a first source/drain region overlying the gate top surface; forming a second source/drain region overlying the substrate insulation layer, adjacent a first gate sidewall; and, forming a channel region overlying the first gate sidewall, in the gate insulator interposed between the first and second source/drain regions. When the silicon oxide thin-film gate insulator is deposited overlying the gate a Si oxide layer, a low temperature deposition process can be used, so that a step-coverage of greater than 65% can be obtained.
申请公布号 US2008224205(A1) 申请公布日期 2008.09.18
申请号 US20080108333 申请日期 2008.04.23
申请人 发明人 JOSHI POORAN CHANDRA;VOUTSAS APOSTOLOS T.;HARTZELL JOHN W.
分类号 H01L29/786;H01L21/336;H01L21/84;H01L29/41 主分类号 H01L29/786
代理机构 代理人
主权项
地址