发明名称
摘要 A semiconductor memory device disclosed herein has a memory cell array in which memory cells are arranged in a matrix form, data being written into each of the memory cells by passing a cell current therethrough; word lines which are provided in parallel along a row direction in the memory cell array; bit lines which are provided in parallel along a column direction in the memory cell array, the column direction being crossed with the row direction; sense amplifiers which are respectively connected to the bit lines and which write data held in the sense amplifiers into the memory cells; a data line which supplies data to be written into the sense amplifiers; and a control circuit which, in a continuous write operation of performing write operations by continuously switching a column address to select a column, opens only a connection between the sense amplifier selected by the column address and the bit line to write the data held in the sense amplifier into the memory cell.
申请公布号 JP4149961(B2) 申请公布日期 2008.09.17
申请号 JP20040150492 申请日期 2004.05.20
申请人 发明人
分类号 G11C11/401;H01L27/108;G11C5/00;G11C7/00;G11C7/02;G11C11/14;G11C11/404;G11C11/4091;H01L21/8242;H01L29/786 主分类号 G11C11/401
代理机构 代理人
主权项
地址