发明名称 Low latency counter event indication
摘要 A hybrid counter array device for counting events with interrupt indication includes a first counter portion comprising N counter devices, each for counting signals representing event occurrences and providing a first count value representing lower order bits. An overflow bit device associated with each respective counter device is additionally set in response to an overflow condition. The hybrid counter array includes a second counter portion comprising a memory array device having N addressable memory locations in correspondence with the N counter devices, each addressable memory location for storing a second count value representing higher order bits. An operatively coupled control device monitors each associated overflow bit device and initiates incrementing a second count value stored at a corresponding memory location in response to a respective overflow bit being set. The incremented second count value is compared to an interrupt threshold value stored in a threshold register, and, when the second counter value is equal to the interrupt threshold value, a corresponding "interrupt arm" bit is set to enable a fast interrupt indication. On a subsequent roll-over of the lower bits of that counter, the interrupt will be fired.
申请公布号 US7426253(B2) 申请公布日期 2008.09.16
申请号 US20060507308 申请日期 2006.08.21
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 GARA ALAN G.;SALAPURA VALENTINA
分类号 G06M3/00 主分类号 G06M3/00
代理机构 代理人
主权项
地址