发明名称 Phase locked loop circuit including digital voltage-controlled oscillator, ring oscillator and selector
摘要 A PLL circuit includes a polyphase reference clock output circuit, which outputs multiple reference clocks, each clock being of different phase. The PLL circuit further includes a digital voltage controlled oscillator, which, using any one of the multiple reference clocks chosen as an operating clock, outputs an output clock whose frequency varies according to a value of a frequency control signal, and which outputs a delay amount data representing a phase difference between the phase of the output clock and an ideal phase gained by computing based on the value of the frequency control signal. The PLL circuit further includes a selection circuit which is responsive to the delay amount data to select and output the output clock synchronized with one of the multiple reference clocks.
申请公布号 US2008211589(A1) 申请公布日期 2008.09.04
申请号 US20080068813 申请日期 2008.02.12
申请人 NEC ELECTRONICS CORPORATION 发明人 SANO MASAKI
分类号 H03L7/099 主分类号 H03L7/099
代理机构 代理人
主权项
地址
您可能感兴趣的专利