发明名称 STRUCTURE FOR INTEGRATED CIRCUIT FOR MEASURING SET-UP AND HOLD TIMES FOR A LATCH ELEMENT
摘要 A design structure for an integrated circuit (IC) includes circuitry for measuring accurately at least one of set-up and hold times of a flip-flop included in the IC design. The circuitry uses data determined at the location of the flip-flop in the IC, and includes a first delay element driven by a first clock and configured to supply a zero-delay value of the first clock to a first flip-flop. The circuitry also includes a second delay element having a selectable delay, the second delay element configured to supply a first delayed version of the first clock to a second flip-flop, wherein an output of the first flip-flop is coupled to an input of the second flip-flop. A third delay element has a selectable delay and is coupled in series with the second delay element to supply a second delayed version of the first clock to a third flip-flop, and an output of the second flip-flop is coupled to an input of the third flip-flop. The second delayed version of the clock signal drives the third flip-flop to monitor the second flip-flop delay, the possible "pass set-up" state, and "pass hold" state outputs are determined for the second flip-flop based on a final test state of the second and third flip-flops.
申请公布号 US2008201675(A1) 申请公布日期 2008.08.21
申请号 US20080111609 申请日期 2008.04.29
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 WISSEL LARRY
分类号 G06F17/50 主分类号 G06F17/50
代理机构 代理人
主权项
地址