发明名称 CLOCK DIVIDER WITH A RATIONAL DIVISION FACTOR
摘要 This disclosure can provide methods, apparatus, and systems for dividing an input clock or master clock by an integer or non-integer divisor and generating one or more balanced, 50% duty cycle, divided that are phase-aligned to the input clock. The non-integer divisors can include half-integers, N/2, e.g. the division can be denoted 2:N. The value of N for each phase-aligned, balanced, divided clock can be distinct. The method can include generating an input clock signal having an input clock frequency, generating a secondary clock signal that transitions between a first state and a second state based on the input clock signal, generating a delayed secondary clock signal that is time delayed relative to the secondary clock signal, and generating the output clock signal that has a frequency that is a non-integer division of the input clock frequency.
申请公布号 US2008191749(A1) 申请公布日期 2008.08.14
申请号 US20080969030 申请日期 2008.01.03
申请人 HAIMZON AVI 发明人 HAIMZON AVI
分类号 H03B21/00;H03K3/12;H03L7/06 主分类号 H03B21/00
代理机构 代理人
主权项
地址