发明名称 Error detecting arithmetic circuits using hexadecimal digital roots
摘要 Embodiments of the invention are directed to circuits and techniques for computer processor register integrity checking employing digital roots, and hexadecimal digital roots (HDRs) in particular, to validate the results of arithmetic operations and register moves. These circuits thus provide extra confidence that register operations were correctly executed. A hexadecimal digital root is computed for the result of each register computation and compared to the results of the same computation performed on the HDRs of the operands. The hexadecimal digital root approach may be simply implemented with standard combinatoric logic. Validation is accomplished in a single clock cycle so that there is no added system delay or latency. The circuits and methods described herein have comparatively little impact on processor real estate.
申请公布号 US7412475(B1) 申请公布日期 2008.08.12
申请号 US20040807483 申请日期 2004.03.23
申请人 SUN MICROSYSTEMS, INC. 发明人 GOVINDARAJALU HARIPRAKASH
分类号 G06F11/00 主分类号 G06F11/00
代理机构 代理人
主权项
地址