发明名称 SYSTEM FOR REDUCING CROSS-TALK INDUCED SOURCE SYNCHRONOUS BUS CLOCK JITTER
摘要 A first clock signal of frequency F is used to couple data to an off-chip driver (OCD) using a master/slave flip flop (FF), wherein the master latch is clocked with the first clock signal and the slave latch is clocked with the complement of the first clock signal. A second clock signal of frequency F/2 is generated from the first clock signal. The second clock signal is shifted a time equal to substantially one-half the cycle of the first clock signal. In one embodiment, the second clock is shifted using a delay line circuit. In another embodiment, the second clock is shifted using a master/slave FF, wherein the master latch is clocked with the complement of the first clock signal and the slave latch is clocked with the first clock signal. The logic state transitions of the data between edges of the propagating clock thereby reducing coupling to the clock transitions and thus reducing edge jitter.
申请公布号 US2008175327(A1) 申请公布日期 2008.07.24
申请号 US20080058689 申请日期 2008.03.29
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 TRUONG BAO G.;DREPS DANIEL MARK;HARIDASS ANAND;SCHIFF JOHN C.;ZIEGELBEIN JOEL D.
分类号 H04B3/00 主分类号 H04B3/00
代理机构 代理人
主权项
地址