发明名称 Structure and method for monitoring stress-induced degradation of conductive interconnects
摘要 A microelectronic element such as a chip or microelectronic wiring substrate is provided which includes a plurality of conductive interconnects for improved resistance to thermal stress. At least some of the conductive interconnects include a metallic plate, a metallic connecting line and an upper metallic via. The metallic connecting line has an upper surface at least substantially level with an upper surface of the metallic plate, an inner end connected to the metallic plate at one of the peripheral edges, and an outer end horizontally displaced from the one peripheral edge. The metallic connecting line has a width much smaller than the width of the one peripheral edge of the metallic plate and has length greater than the width of the one peripheral edge. The upper metallic via has a bottom end in contact with the metallic connecting line at a location that is horizontally displaced from the one peripheral edge by at least about 3 microns (mum).
申请公布号 US7397260(B2) 申请公布日期 2008.07.08
申请号 US20050163948 申请日期 2005.11.04
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 CHANDA KAUSHIK;AGARWALA BIRENDRA;CLEVENGER LAWRENCE A.;COWLEY ANDREW P.;FILIPPI RONALD G.;GILL JASON P.;LEE TOM C.;LI BAOZHEN;MCLAUGHLIN PAUL S.;NGUYEN DU B.;RATHORE HAZARA S.;SULLIVAN TIMOTHY D.;YANG CHIH-CHAO
分类号 G01R31/02;G01N25/20;H01L23/58 主分类号 G01R31/02
代理机构 代理人
主权项
地址