发明名称 CLOCK SIGNAL GENERATING DEVICE AND ANALOG-DIGITAL CONVERSION DEVICE
摘要 A first Delayed Flip Flop includes a first D input terminal, a first clock input terminal, a first output terminal outputting a signal inputted to the first D input terminal based on the clock signal, and a first inversion output terminal inverting and outputting the signal inputted to the first D input terminal and outputting the signal to the first D input terminal as a feedback. A second Delayed Flip Flop includes a second D input terminal receiving the output from the first output terminal of the first Delayed Flip Flop, a second clock input terminal, and a second output terminal outputting the signal inputted to the second D input terminal as a first output based on the clock signal. A third Delayed Flip Flop includes a third D input terminal receiving the output from the first inversion output terminal of the first Delayed Flip Flop, a third clock input terminal, and a third output terminal outputting the signal inputted to the third D input terminal as a second output based on the clock signal. The first output and the second output have signal waveforms inverted at the same timing.
申请公布号 US2008158035(A1) 申请公布日期 2008.07.03
申请号 US20070964943 申请日期 2007.12.27
申请人 MATSUSHITA ELECTRIC INDUSTRIAL CO., LTD. 发明人 MAKABE YOSHIKAZU;HIDAKA IKUO;OKA KOJI;OZEKI TOSHIAKI
分类号 H03M1/12;G06F1/04;H03K3/356 主分类号 H03M1/12
代理机构 代理人
主权项
地址