发明名称 USE OF RECOVERY TRANSISTORS DURING WRITE OPERATIONS TO PREVENT DISTURBANCE OF UNSELECTED CELLS
摘要 A memory array and method for performing a write operation in a memory array that eliminates parasitic coupling between selected and unselected bitlines and protects memory cells on unselected bitlines. A memory array (100); has a plurality of memory cells (148, 150,152, 154), each of which is coupled to a unique array bitline (l04, 106, 108,110). A unique recovery transistor (138; 140, 142, 144) is coupled to each array bitline (104, 106, 108, 110). The recovery transistors (140, 144) on odd bitlines (140, 144) are coupled to a first and second voltage (128, 144), while the recovery transistors on even bitlines are coupled, to a first and third voltage (128, 126). During a write operation, each recovery transistor coupled to an unselected bitline is active during a write operation and a recovery operation, while each recovery transistor coupled; to selected bitline is active during a recovery operation. The first voltage (128) is sufficient to prevent parasitic coupling between the selected bitlines and the unselected bitlines during the write operation.
申请公布号 WO2007076221(A3) 申请公布日期 2008.07.03
申请号 WO2006US61574 申请日期 2006.12.04
申请人 ATMEL CORPORATION;LAMBRACHE, EMIL;CURRY, DUNCAN;PANG, RICHARD, F. 发明人 LAMBRACHE, EMIL;CURRY, DUNCAN;PANG, RICHARD, F.
分类号 G11C7/10 主分类号 G11C7/10
代理机构 代理人
主权项
地址
您可能感兴趣的专利