发明名称 8-T SRAM cell circuit, system and method for low leakage current
摘要 An SRAM cell has reduced gate and sub-threshold leakage currents. The SRAM cell is designed to include eight operatively coupled transistors to reduce leakage currents irrespective of data stored in the SRAM cell. The transistors lower the effective supply voltage at different nodes, when either bit '0' or '1' is stored in the SRAM cell. The reduced effective supply voltage is passed to other coupled transistors for minimizing leakages. The SRAM cell operates in an active mode and dissipates no dynamic power during active mode to inactive mode transition and vice-versa operations. The SRAM cell is also capable of reducing bit line leakage currents under suitable conditions.
申请公布号 US2008151605(A1) 申请公布日期 2008.06.26
申请号 US20070825648 申请日期 2007.07.06
申请人 STMICROELECTRONICS PVT. LTD. 发明人 GOEL ANKUR
分类号 G11C11/40;G11C5/14;G11C7/00 主分类号 G11C11/40
代理机构 代理人
主权项
地址