摘要 |
A PLL and DLL are designed such that the power consumption can be reduced, the size can be easily reduced, the band of the locked loop can be a higher one, and the reliability can be improved. There are provided a phase comparator for measuring a feedback signal in synchronism with an input signal and outputting a phase signal representing the lead or lag of the phase of the feedback signal, a counter for increasing the number of bits representing "H" in a control signal when the phase signal represents the lead or decreasing the number of bits representing "H" in the control signal when the phase signal represents the lag, and a ring oscillator for increasing the oscillation period when the number of bits representing "H" increases or decreasing the oscillation period when the number of bits representing "H" decreases.
|