发明名称 Phase-locked loop circuit, delay locked loop circuit, timing generator, semiconductor test instrument, and semiconductor integrated circuit
摘要 A PLL and DLL are designed such that the power consumption can be reduced, the size can be easily reduced, the band of the locked loop can be a higher one, and the reliability can be improved. There are provided a phase comparator for measuring a feedback signal in synchronism with an input signal and outputting a phase signal representing the lead or lag of the phase of the feedback signal, a counter for increasing the number of bits representing "H" in a control signal when the phase signal represents the lead or decreasing the number of bits representing "H" in the control signal when the phase signal represents the lag, and a ring oscillator for increasing the oscillation period when the number of bits representing "H" increases or decreasing the oscillation period when the number of bits representing "H" decreases.
申请公布号 US2008143399(A1) 申请公布日期 2008.06.19
申请号 US20070974467 申请日期 2007.10.13
申请人 ADVANTEST CORPORATION 发明人 SUDA MASAKATSU
分类号 H03L7/06;H03L7/081;H03L7/089;H03L7/093;H03L7/099 主分类号 H03L7/06
代理机构 代理人
主权项
地址